发明名称 Testing apparatus for semiconductor memory device
摘要 Row faulty bit storage memory corresponding to a spare row circuit and a column faulty bit storage memory corresponding to a spare column circuit are provided independently of each other, and faulty bits of these faulty bit storage memories are counted by a row faulty bit counter and a column faulty bit counter, respectively. Repairability of the faulty row and repairability of the faulty column are determined using the row faulty bit storage memory and the column faulty bit storage memory. A time required for determining repairability of the faulty bit of a semiconductor memory is reduced, and a storage capacity of the faulty bit storage memory is reduced.
申请公布号 US6535993(B1) 申请公布日期 2003.03.18
申请号 US19990464768 申请日期 1999.12.16
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 HAMADA MITSUHIRO;OHTANI JUN
分类号 G11C29/44;G11C29/00;G11C29/56;(IPC1-7):G06F11/18 主分类号 G11C29/44
代理机构 代理人
主权项
地址