发明名称 Block redundancy in ultra low power memory circuits
摘要 A circuit comprising a memory array and a logic circuit. The memory array may be configured to read or write data in response to (i) one or more enable signals and (ii) one or more control signals. The logic circuit may be configured to generate the enable signals in response to one or more address signals. De-assertion of one or more of the enable signals generally reduces current consumption in the memory array.
申请公布号 US6535437(B1) 申请公布日期 2003.03.18
申请号 US20010882898 申请日期 2001.06.15
申请人 CYPRESS SEMICONDUCTOR CORP. 发明人 SILVER JOHN J.;GRADINARIU IULIAN C.;GEORGESCU BOGDAN I.;FORD KEITH A.;MULHOLLAND SEAN B.;ROSE DANNY L.
分类号 G11C7/00;G11C29/00;(IPC1-7):G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址