发明名称 Frequency doubler circuit having detect-control unit for improving frequency doubling performance
摘要 A frequency doubler circuit implemented in an integrated circuit and having improved doubling performance is provided. The frequency doubler circuit including a phase shifter, a first buffer, a second buffer, a detect-control unit, a third buffer, a fourth buffer, a multiplier and an output buffer. The phase shifter outputs, in response to an input signal having a predetermined frequency, a first signal which is in phase with the input signal and a second signal which is out-of-phase from the input signal. The first buffer filters and buffers the first signal, and the second buffer filters and buffers the second signal. The detect-control unit detects a phase difference between the first and second signals in response to the first signal, the second signal, the output signal of the first buffer and the output signal of the second buffer, and outputs first and second control signals. The third buffer buffers the output signal of the first buffer in response to the first control signal, and the fourth buffer buffers the output signal of the second buffer in response to the second control signal. The multiplier multiplies the output signals of the third and fourth buffers. The second signal differs from the first signal by about 90°.
申请公布号 US6535022(B2) 申请公布日期 2003.03.18
申请号 US20020218291 申请日期 2002.08.14
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KIM JOUNG-HO
分类号 H03K5/00;H03B19/00;H03B19/14;H03K5/156;(IPC1-7):H03D13/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址
您可能感兴趣的专利