发明名称 Substrate planarization with a chemical mechanical polishing stop layer
摘要 This invention comprises an improved method of planarizing, an integrated circuit formed onto a semiconductor substrate and the planarized semiconductor substrate. Improved planarity is accomplished through the use a first and second stop layer separated by a filler layer. A first stop layer is used to define active and trench regions. A filler layer is then applied over the surface of the substrate and a second stop layer is applied on top of the filler layer. The second stop layer is patterned through etching. The pattern etched into the second stop layer is used to control chemical mechanical polishing that planarizes the surface. Patterns can be a reverse image of an active mask or a continuous pattern. In addition CMP can be used to create a condition of equilibrium planarity before the second stop layer is applied. The stop layers can comprise polysilicon, silicon nitride, or another material that is harder than a dielectric oxide material used as filler material. In addition a polysilicon stop layer may be exposed to a thermal cycle and oxidized into silicon dioxide after some degree of planarization to further regulate chemical mechanical polishing.
申请公布号 US6528389(B1) 申请公布日期 2003.03.04
申请号 US19980213948 申请日期 1998.12.17
申请人 LSI LOGIC CORPORATION 发明人 ALLMAN DERRYL D. J.;GREGORY JOHN W.
分类号 H01L21/3105;H01L21/762;(IPC1-7):H01L21/46 主分类号 H01L21/3105
代理机构 代理人
主权项
地址