发明名称 System for clock and data recovery for multi-channel parallel data streams
摘要 The present invention provides independent CDR (clock and data recovery) functions on N number of high speed parallel channels, yet only requiring one capacitor. This enables multiple independent CDR channels to be integrated onto one IC with a minimum overhead component of one capacitor. In one embodiment, the present invention provides a multiple channel clock and data recovery system which includes N phase lock loop circuits for receiving in parallel N data channels, each of the N phase lock loop circuits including a digital phase detector and a dual-input VCO in which one VCO input is an analog input for setting the center frequency of the VCO and the other VCO input is a digital input from the respective phase detector for toggling the center frequency and wherein each phase detector compares the phase of the respective incoming data channel with that of the respective VCO output. The system further includes a first phase lock loop circuit of the N phase lock loop circuits further including an integrator having a single capacitor, the integrator connected between the output of the first phase detector and the analog input of the respective first VCO wherein the output of the first phase detector is input to the integrator, the output of the integrator is also input to the remaining analog inputs of the other VCOs such that the remaining phase lock loop circuits are slaved to the first phase lock loop circuit.
申请公布号 US6526112(B1) 申请公布日期 2003.02.25
申请号 US19990342297 申请日期 1999.06.29
申请人 AGILENT TECHNOLOGIES, INC. 发明人 LAI BENNY W. H.
分类号 G06F1/12;H03L7/07;H04L7/033;H04L25/14;H04L25/40;(IPC1-7):H03D23/00 主分类号 G06F1/12
代理机构 代理人
主权项
地址