发明名称 Low resistance wiring in the periphery region of displays
摘要 A display device comprises a gate metal and a data metal formed in an array region and in a periphery region outside of the array region of the display device. A planarizing layer is formed over the array region and the periphery region. Vias are patterned into the planarizing layer in the array region and the periphery region to expose portions of at least one of the gate metal and the data metal. A transparent conductor is deposited in the array region and the periphery region. A metal layer is locally deposited over the transparent conductor in selected areas of the periphery region. The metal layer and the transparent conductor are patterned to form an additional wiring level and/or to form connections between the gate metal and the data metal in the periphery region and to form transparent pixel electrodes in the array region.
申请公布号 US6525342(B2) 申请公布日期 2003.02.25
申请号 US20010863740 申请日期 2001.05.23
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 AMEMIYA TAKAHISA;ARAI TOSHIAKI;COLGAN EVAN GEORGE;SAKAGUCHI YOSHITAMI;SAKAI KAZUMI;SCHLEUPEN KAI R.
分类号 G02F1/1345;G02F1/1362;(IPC1-7):H01L29/04 主分类号 G02F1/1345
代理机构 代理人
主权项
地址