发明名称 Method for manufacturing a thin film transistor array panel
摘要 A gate insulating layer, an amorphous silicon layer, a doped amorphous silicon layer and a Cr layer are sequentially deposited on a substrate on which a gate wire is formed. Next, the Cr layer is patterned to form a data line, a source electrode and a drain electrode. The doped amorphous silicon layer and the amorphous silicon layer are patterned at the same time, and the doped amorphous silicon layer is etched by using the data line, the source electrode and the drain electrode as etch stopper. Subsequently, a passivation layer is deposited and patterned to form a contact hole. An ITO layer is deposited and patterned to form a pixel electrode. According to the present invention, an oxide layer is prevented by performing a sequential deposition of the four layers in a vacuum state. As a result, the on current of the TFT is increased, and HF cleaning is not necessary because no oxide layer is formed. Therefore, the overall TFT manufacturing process is simplified.
申请公布号 US2003036277(A1) 申请公布日期 2003.02.20
申请号 US20020271765 申请日期 2002.10.17
申请人 CHA JONG-HWAN;JANG GEUN-HA;YI DAE-SUNG 发明人 CHA JONG-HWAN;JANG GEUN-HA;YI DAE-SUNG
分类号 G02F1/136;H01L21/77;H01L21/84;H01L27/12;(IPC1-7):H01L21/311;C23C14/32;C25B13/00 主分类号 G02F1/136
代理机构 代理人
主权项
地址
您可能感兴趣的专利