发明名称 Method for making self-aligned contacts to source/drain without a hard mask layer
摘要 An improved and new process for fabricating self-aligned contacts (SAC) to source/drain areas of complimentary (CMOS) FET's has been developed using a non-conformal layer of silicon nitride, eliminating the need for a hard mask. This process allows for "zero" spacing from contact structure to polysilicon gate structure, for closely spaced design rule gates. Some key process features of this invention are as follows: no hard mask is needed and the gate process is exactly the same as "standard" logic process. The process differences are that between the S/D implant, salicidation and the normal contact process, there is inserted a non-conformal CVD silicon nitride deposition with a SAC pattern and etch process. The process is fully compatible with both state of-the-art salicide and polycide processes. The self-aligned contact process simplifies processing, while yielding improvements in electrical device performance and reliability. The process is very useful for the "standard" logic device salicided processes.
申请公布号 US6521540(B1) 申请公布日期 2003.02.18
申请号 US19990345357 申请日期 1999.07.01
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 LI WEINING
分类号 H01L21/302;H01L21/60;H01L21/768;(IPC1-7):H01L21/302 主分类号 H01L21/302
代理机构 代理人
主权项
地址