发明名称 Logarithmic amplifier
摘要 A parallel-summation logarithmic amplifier is described that uses a novel topology of cascaded and parallel amplifiers to achieve extremely high bandwidth. Included in the topology is a unique delay matching scheme for logarithmic amplifiers that is amenable to fabrication in integrated circuit form. The result is flat group delay over broad frequency ranges and different power levels. The resulting log amplifier is suitable for radar applications and for use in high data rate fiber-optic networks. Also described is a unique design process that yields a set of amplifier gains that closely approximate a logarithm. Also described is the novel idea of using a parallel feedback amplifier (PFA) in piecewise-approximate logarithmic amplifiers. This innovation allows for the design of broadband amplifiers with significantly different gains and similar phase characteristics, which is extremely useful when designing high-frequency logarithmic amplifiers.
申请公布号 US2003030479(A1) 申请公布日期 2003.02.13
申请号 US20020156731 申请日期 2002.05.24
申请人 TELECOMMUNICATIONS RESEARCH LABORATORIES. 发明人 HOLDENRIED CHRISTOPHER D.;HASLETT JAMES W.;MCRORY JOHN G.;DAVIES ROBERT J.
分类号 G06G7/24;H03F3/00;H03F3/68;H04B10/17;(IPC1-7):G06G7/24 主分类号 G06G7/24
代理机构 代理人
主权项
地址
您可能感兴趣的专利