发明名称 Register capable of corresponding to wide frequency band and signal generating method using the same
摘要 A maximum value of the number of mounted memory devices is assumed, and a value of an external delay replica is fixed and set. A desired frequency band is divided into a plurality of sub-frequency bands, and delay times of an output buffer and an internal delay replica are switched and used every sub-frequency band, thereby setting an actual maximum value and an actual minimum value to the internal delay replica. A selecting pin can select the delay time in the internal delay replica. Thus, it is possible to sufficiently ensure a set-up time and a hold time of an internal clock signal generated by a delay locked loop circuit in the latch operation in a register within a desired frequency band and with a permittable number of memory devices, irrespective of the frequency level and the number of mounted memory devices.
申请公布号 US2003025540(A1) 申请公布日期 2003.02.06
申请号 US20020206822 申请日期 2002.07.29
申请人 ELPIDA MEMORY, INC. 发明人 NISHIO YOJI;FUNABA SEIJI;SHIBATA KAYOKO;SUGANO TOSHIO;IKEDA HIROAKI;IIZUKA TAKUO;SORIMACHI MASAYUKI
分类号 G11C11/407;G06F12/00;G06F12/06;G11C5/00;G11C7/00;G11C7/10;G11C11/409;H03K5/14;H03L7/081;(IPC1-7):H03L7/06 主分类号 G11C11/407
代理机构 代理人
主权项
地址