发明名称 Offset-free rail-to-rail derandomizing peak detect-and-hold circuit
摘要 A peak detect-and-hold circuit eliminates errors introduced by conventional amplifiers, such as common-mode rejection and input voltage offset. The circuit includes an amplifier, three switches, a transistor, and a capacitor. During a detect-and-hold phase, a hold voltage at a non-inverting in put terminal of the amplifier tracks an input voltage signal and when a peak is reached, the transistor is switched off, thereby storing a peak voltage in the capacitor. During a readout phase, the circuit functions as a unity gain buffer, in which the voltage stored in the capacitor is provided as an output voltage. The circuit is able to sense signals rail-to-rail and can readily be modified to sense positive, negative, or peak-to-peak voltages. Derandomization may be achieved by using a plurality of peak detect-and-hold circuits electrically connected in parallel.
申请公布号 US6512399(B1) 申请公布日期 2003.01.28
申请号 US20010999237 申请日期 2001.12.03
申请人 BROOKHAVEN SCIENCE ASSOCIATES LLC 发明人 DEGERONIMO GIANLUIGI;O'CONNOR PAUL;KANDASAMY ANAND
分类号 G11C27/02;(IPC1-7):G11C7/06 主分类号 G11C27/02
代理机构 代理人
主权项
地址