发明名称 Adder and multiplier circuits employing logic gates having discrete, weighted inputs and methods of performing combinatorial operations therewith
摘要 A circuit and method for deriving an adder output bit from adder input bits, a multiplier circuit, a method of multiplying, a microprocessor and digital signal processor (DSP) employing the circuit or the method and a method of selecting weights and thresholds for logic gates. In one embodiment, the circuit includes: (1) first, second and third logic gates that generate intermediate bits based on threshold comparisons of concatenations of ones of the adder input bits and (2) combinatorial logic that generates the adder output bit from the intermediate bits. In one embodiment, the multiplier includes a summer having at least two inputs with corresponding weights, the inputs corresponding to bits of a multiplicand, the weights based on a multiplier, the summer generating a weighted sum of the multiplicand that represents a multiplication of the multiplicand and the multiplier that is a function of the weighted sum.
申请公布号 US2003009504(A1) 申请公布日期 2003.01.09
申请号 US20020211866 申请日期 2002.08.02
申请人 RN2R, L.L.C. 发明人 BEIU VALERIU
分类号 G06F7/50;G06F7/501;G06F7/52;(IPC1-7):G06F7/52 主分类号 G06F7/50
代理机构 代理人
主权项
地址