发明名称 Method for forming trench isolation
摘要 The semiconductor device has a trench isolation between a P-well and N-well. This trench isolation region is formed of oxide which during the course of the formation of the P and N well is doped with P-type and N-type dopants. Thus the trench has a P-type doped region and an N-type doped region which are typically phosphorous and boron. After the P and N well are formed, a rapid thermal anneal is applied to the device structure. This has the effect of causing the phosphorous doped and boron doped portions of the trench oxide to be etched at substantially the same rate. After this RTA step, gate oxide is formed over the P and N well. The following formation of polysilicon gates results in a relatively flat gate over transistor structure. This avoids corner leakage which is a problem with trench isolation.
申请公布号 US6503814(B2) 申请公布日期 2003.01.07
申请号 US20010765740 申请日期 2001.01.19
申请人 MOTOROLA, INC. 发明人 YEAP CHOH-FEI;CHEN JIAN;NKANSAH FRANKLIN D.
分类号 H01L21/762;(IPC1-7):H01L21/76 主分类号 H01L21/762
代理机构 代理人
主权项
地址