发明名称 Level shift circuit
摘要 A level shift circuit applies an on signal 25 and an off signal 26 each consisting of pulses, to high-voltage MOSFETs 1, 2, respectively, having their source connected to a common potential COM to induce a voltage drop in load resistors 3, 4 in order to set or reset a RS latch 15 to turn on or off an IGBT 17 on an upper arm of a PWM inverter bridge circuit having a varying emitter potential, a circuit free from a long time delay prevents an increase dV/dt in potential of an AC output terminal OUT that results in charging of a capacity between a source and a drain of each of the high-voltage MOSFETs 1, 2, whereby the charge current induces a voltage drop in the resistors 3, 4 to cause the RS latch to malfunction. NOT circuits 8, 11 and a NOR circuit 13 transmit a regular on signal, while NOT circuits 9, 12 and a NOR circuit 14 transmit a regular off signal. A threshold for the NOT circuits 8, 9 is lower than that for the NOT circuits 7, 10, so that when a voltage drop simultaneously occurs in the resistors 3, 4, output pulses from the NOT circuits 7, 10 mask output pulses from the NOT circuits 8, 9.
申请公布号 US6501321(B2) 申请公布日期 2002.12.31
申请号 US20010971457 申请日期 2001.10.05
申请人 FUJI ELECTRIC CO., LTD. 发明人 KUMAGAI NAOKI
分类号 H03K17/10;H03K17/14;H03K17/56;H03K19/003;H03K19/0175;(IPC1-7):H03L5/00 主分类号 H03K17/10
代理机构 代理人
主权项
地址