发明名称 Apparatus for adjusting delay of a clock signal relative to a data signal
摘要 A circuit for adjusting a time when data is delivered to a data terminal with respect to an external clock signal includes a data passing circuit and a delay adjusting circuit. The delay adjusting circuit accepts a plurality of control signals each arranged to control passgates arranged in columns, with one column being controlled by a respective one of the control signals. A clock signal passes in parallel manner through a variety of delay gates, and each delay gate is coupled in series with one of the passgates. By selecting a path through desired passgates, one delay path is selected and the delay time added to the clock signal. This delayed clock signal is used to control the data passing circuit, which controls when data is output to the output terminals relative to the original clock signal. The control signals are created by selectively coupling or decoupling the control signals from a static voltage, and fuses or antifuses can be used to facilitate this coupling or decoupling.
申请公布号 US6499111(B2) 申请公布日期 2002.12.24
申请号 US20010907179 申请日期 2001.07.16
申请人 MICRON TECHNOLOGY, INC. 发明人 MULLARKEY PATRICK J.
分类号 G06F5/06;(IPC1-7):G06F1/04 主分类号 G06F5/06
代理机构 代理人
主权项
地址