发明名称 EIN DATEN-CACHE IN DER LAGE SPEICHERZUGRIFF IN EINEM EINFACHEN UHRZYLKUS AUSZUFÜHREN
摘要 A data cache configured to perform store accesses in a single clock cycle is provided. The data cache speculatively stores data within a predicted way of the cache after capturing the data currently being stored in that predicted way. During a subsequent clock cycle, the cache hit information for the store access validates the way prediction. If the way prediction is correct, then the store is complete. If the way prediction is incorrect, then the captured data is restored to the predicted way. If the store access hits in an unpredicted way, the store data is transferred into the correct storage location within the data cache concurrently with the restoration of data in the predicted storage location. Each store for which the way prediction is correct utilizes a single clock cycle of data cache bandwidth. Additionally, the way prediction structure implemented within the data cache bypasses the tag comparisons of the data cache to select data bytes for the output. Therefore, the access time of the associative data cache may be substantially similar to a direct-mapped cache access time. The present data cache is therefore suitable for high frequency superscalar microprocessors.
申请公布号 DE69620920(T2) 申请公布日期 2002.12.12
申请号 DE1996620920T 申请日期 1996.11.04
申请人 ADVANCED MICRO DEVICES, INC. 发明人 WITT, B.;HATTANGADI, M.
分类号 G06F12/08;(IPC1-7):G06F12/08 主分类号 G06F12/08
代理机构 代理人
主权项
地址