发明名称 Complementary signal generation circuit
摘要 Disclosed is a complementary signal generation circuit that can suppress the distortion of an eye pattern due to a change in signal delay caused by jitter or a change in the rise and fall of a signal caused by a manufacturing factor. An inverter 11 inverts an input signal 101 and generates a first internal signal 104, and an inverter 12 inverts the first internal signal 104 and generates a second internal signal 105. When the first internal signal 104 goes high, a flip-flop 1 reduces the level of an in-phase signal 103 to low, and increases the level of an antiphase signal 102 to high. Thus, when the fall of the in-phase signal is delayed, the flip-flop also delays the rise of the antiphase signal and suppresses the distortion of the eye pattern. And when the ON resistances of transistors Qn1 and Qn2 are changed due to a manufacturing factor, RC series circuits 2 and 3 suppress the change in the driving capability.
申请公布号 US2002186060(A1) 申请公布日期 2002.12.12
申请号 US20020162170 申请日期 2002.06.05
申请人 NEC CORPORATION 发明人 UENISHI YASUTAKA;AOKI MIKIO
分类号 H03K5/151;H03K3/011;H03K3/356;H03K19/0185;(IPC1-7):H03B1/00 主分类号 H03K5/151
代理机构 代理人
主权项
地址