发明名称 Scalable on-chip system bus
摘要 An on-chip split transaction system bus having separate address and data portions is provided. The system bus contains separate address and data buses for initiating and tracking out-of-order transactions on either or both of the address or data portions of the bus. The system bus provides communication via a bus interface that includes split transaction tracking and control to establish transaction ID's for each transaction initiated by the bus interface, and to determine whether data appearing on the data portion of the system bus is associated with one of its pending transactions. The bus interface also contains flow control logic to determine whether devices that are to be read from, or written to, by the bus interface, have resources (buffers) available to respond to the transactions. If the resources are available, the flow control logic allows the transactions to proceed, and adjusts its counters to reflect the use of the resources. If the resources are not available, the flow control logic causes the transactions to wait until the resources become available.
申请公布号 US6493776(B1) 申请公布日期 2002.12.10
申请号 US19990373091 申请日期 1999.08.12
申请人 MIPS TECHNOLOGIES, INC. 发明人 COURTRIGHT DAVID A.;RAJAGOPALAN VIDYA;THEKKATH RADHIKA;UHLER G. MICHAEL
分类号 G06F13/42;(IPC1-7):G06F9/46;G06F13/40 主分类号 G06F13/42
代理机构 代理人
主权项
地址