发明名称 Dual damascene process which prevents diffusion of metals and improves trench-to-via alignment
摘要 Disclosed is a dual damascene process for a semiconductor device with two low dielectric constant layers in a stack thereof, in which a via hole and a trench connecting with the via hole are formed respectively in the dielectric layers and a conductor is filled in the via hole and the trench to connect with a conductive region below the via hole after a barrier layer between the via hole and the conductive region is removed. A liner is deposited on the sidewalls of the dielectric layers in the via hole and the trench before the removal of the barrier layer to prevent particles of the conductive region such as copper from sputtering up to the dielectric layers when removing the barrier layer. An etch-stop layer inserted between the dielectric layers is pulled back to be spaced from the via hole with a distance to improve the trench-to-via alignment.
申请公布号 US6492263(B1) 申请公布日期 2002.12.10
申请号 US20000684038 申请日期 2000.10.06
申请人 MOSEL VITELIC, INC. 发明人 PENG HSIN-TANG;LIN FU-CHENG;CHEN CHUN-WEI
分类号 H01L21/768;(IPC1-7):H01L21/44 主分类号 H01L21/768
代理机构 代理人
主权项
地址