发明名称 ALTERNATING REFERENCE WORDLINE SCHEME FOR FAST DRAM
摘要 A fast DRAM memory uses ground-sensing as opposed to traditional Vdd/2 sensing. A selected DRAM cell connects to a bit-line true (BLT) or a bit-line complement (BLC). At the start of each cycle the BLT and BLC are restored to ground potential. A pair of alternating reference cells are provided for each bit-line. When a selected DRAM cell is connected either BLT or BLC the first reference cell in the pair is connected to the other bitline to provide a reference voltage to the other bitline which can be compared to the voltage provided by the selected DRAM cell. On a subsequent cycle using the same bitline the second reference cell in the pair is used. Thus it is not necessary to wait for the first reference cell to recharge prior to beginning the next cycle. Switching between the first and second reference cells in the pair alternates in this manner resulting in faster cycle time. The write-back of the reference cells can be hidden since an alternate cell is available for next cycle's reference bitline generation.
申请公布号 US2002176275(A1) 申请公布日期 2002.11.28
申请号 US20010854987 申请日期 2001.05.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 PILO HAROLD;BUSCH ROBERT E.
分类号 G11C7/14;G11C8/14;G11C11/4099;(IPC1-7):G11C11/24 主分类号 G11C7/14
代理机构 代理人
主权项
地址