发明名称 Parasitic surface transfer transistor cell (PASTT cell) for bi-level and multi-level NAND flash memory
摘要 A new Flash memory cell device with a parasitic surface transfer transistor (PASTT) and a method of manufacture are achieved. The device comprises, first, a semiconductor substrate. The semiconductor substrate further comprises an active area and an isolation barrier region. A source junction is in the active area. A drain junction is in the active area. A cell channel is in the active area extending from the drain junction to the source junction. A parasitic channel is in the active area on the top surface of the semiconductor substrate extending from the drain junction to the source junction. The parasitic channel is bounded on one side by the isolation barrier region and on another side by the cell channel. A floating gate comprises a first conductive layer overlying the cell channel with a tunneling oxide layer therebetween. The floating gate does not overlie the parasitic channel. A-control gate comprises a second conductive layer overlying the floating gate with an interlevel dielectric layer therebetween. A parasitic surface transfer-transistor (PASTT) gate comprises the second conductive layer overlying the parasitic channel with the interlevel dielectric layer therebetween.
申请公布号 US2002173107(A1) 申请公布日期 2002.11.21
申请号 US20020186529 申请日期 2002.07.01
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 DOONG KELVIN YIN-YUH;HSU CHING-HSIANG
分类号 H01L21/8247;H01L27/115;(IPC1-7):H01L21/336 主分类号 H01L21/8247
代理机构 代理人
主权项
地址