发明名称 System and method for reducing timing mismatch in sample and hold circuits using an FFT and decimation
摘要 The present invention relates to a high speed sample and hold circuit which comprises a plurality of sample and hold subcircuits coupled in parallel between an input and an output. The circuit also comprises a calibration circuit coupled to the plurality of sample and hold subcircuits. The calibration circuit is operable to modify a hold signal for one or more of the plurality of sample and hold subcircuits to thereby reduce timing mismatch between the plurality of sample and hold subcircuits and distortion associated therewith. The present invention also comprises a method of reducing timing mismatch in a high speed, parallel coupled sample and hold circuit. The method comprises detecting timing mismatch associated with a plurality of sample and hold subcircuits and modifying a hold signal for one or more of the subcircuits. In one exemplary method, the timing mismatch is detected by converting the sample and hold circuit output data to digital data and performing a fast Fourier transform thereon, and analyzing the resulting energy spectrum.
申请公布号 US6483448(B2) 申请公布日期 2002.11.19
申请号 US20010887500 申请日期 2001.06.22
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MARTIN DAVID A.;SPAETH MARK C.
分类号 G11C7/22;G11C27/02;H03M1/10;H03M1/12;(IPC1-7):H03M1/00 主分类号 G11C7/22
代理机构 代理人
主权项
地址