发明名称 Driver circuitry for programmable logic devices with hierarchical interconnection resources
摘要 A programmable logic device has logic array blocks ("LABs") and interconnection resources. For interconnecting signals to, from, and between the LABs, the global interconnection resources may include switch boxes, long lines, double lines, single lines, and half- and partially populated multiplexer regions. The LAB includes two levels of function blocks. In a preferred embodiment, there is one four-input second-level function block for every four-input first-level function blocks. At least one tri-state buffer is provided in each LAB. Each tri-state buffer may receive a data signal either from one or more function blocks in the associated LAB or from one or more interconnection conductors adjacent to the LAB. The tri-state buffer may buffer one of the received data signals and apply the resulting buffered signal to one or more of the interconnection conductors adjacent to the LAB.
申请公布号 US6480025(B1) 申请公布日期 2002.11.12
申请号 US20010756461 申请日期 2001.01.08
申请人 ALTERA CORPORATION 发明人 ALTAF K. RISA
分类号 H03K19/177;(IPC1-7):H03K19/177 主分类号 H03K19/177
代理机构 代理人
主权项
地址