发明名称 Method for forming a lateral SCR device for on-chip ESD protection in shallow-trench-isolation CMOS process
摘要 A method for forming a lateral SCR device for on-chip ESD protection in shallow-trench-isolation CMOS process is provided. In the present lateral SCR device, the shallow trench isolation among the current conduction path of the lateral SCR device is removed and instead of a dummy gate. Thereby, the SCR device has a narrower anode-to-cathode spacing, and then the lateral SCR device can be turned on more quickly to protect the CMOS IC's in ESD events. Additionally, the silicon area of the substrate occupied by the lateral SCR device is also saved. This method for forming a lateral SCR device without shallow-trench-isolation regions in its current path can be fully process-compatible to general CMOS technologies by only changing layout patterns in the mask layers.
申请公布号 US2002163009(A1) 申请公布日期 2002.11.07
申请号 US20020178392 申请日期 2002.06.25
申请人 UNITED MICROELECTRONICS CORP. 发明人 KER MING-DOU;CHANG CHYH-YIH;TANG TIEN-HAO
分类号 H01L27/02;H01L29/74;(IPC1-7):H01L21/336;H01L21/823;H01L31/111 主分类号 H01L27/02
代理机构 代理人
主权项
地址