发明名称 Highly latchup-immune CMOS I/O structures
摘要 CMOS I/O structures are described which are latchup-immune by inserting p+ and n+ diffusion guard-rings into the NMOS and PMOS source side of a semiconductor substrate, respectively. P+ diffusion guard-rings surround individual n-channel transistors and n+ diffusion guard-rings surround individual p-channel transistors. These guard-rings, connected to voltage supplies, reduce the shunt resistances of the parasitic SCRs, commonly associated with CMOS structures, from either the p-substrate to p+ guard-ring or the n-well to n+ guard-ring. In a second preferred embodiment a deep p+ implant is implanted into the p+ guard-ring or p-well pickup to decrease the shunt resistances of the parasitic SCRs. The n+ and p+ guard-rings, like the guard-rings of the first preferred embodiment, are connected to positive and negative voltage supplies, respectively. In either of the two preferred embodiments the reduced shunt resistances prevent the forward biasing of the parasitic bipolar transistors of the SCR, thus insuring that the holding voltage is larger than the supply voltage.
申请公布号 US2002164848(A1) 申请公布日期 2002.11.07
申请号 US20020147272 申请日期 2002.05.16
申请人 LEE JIAN-HSING;SHIH JIAW-REN;CHEN SHUI-HUNG;LIAO PING-LUNG 发明人 LEE JIAN-HSING;SHIH JIAW-REN;CHEN SHUI-HUNG;LIAO PING-LUNG
分类号 H01L21/8238;H01L27/092;(IPC1-7):H01L21/823 主分类号 H01L21/8238
代理机构 代理人
主权项
地址