发明名称 |
Memory system having stub bus configuration |
摘要 |
A memory system having a stub-bus configuration transmits a free-running clock through the same path as data signals. A single clock domain is employed for both read and write operations. For both operations, the read or write clock signal is routed through the same transmission path as the data, thereby increasing system transfer rates by maximizing the window of data validity. In this manner, data bus utilization is increased due to the elimination of a need for a preamble interval for the strobe signal, and pin count on the memory module connectors is therefore reduced.
|
申请公布号 |
US2002161968(A1) |
申请公布日期 |
2002.10.31 |
申请号 |
US20020043047 |
申请日期 |
2002.01.09 |
申请人 |
SAMSUNG ELECTRONICS CO., LTD. |
发明人 |
YOO CHANG-SIK;SO BYUNG-SE;KYUNG KYE-HYUN |
分类号 |
G06F12/00;G06F12/06;G06F13/16;G11C7/10;G11C11/401;G11C11/407;(IPC1-7):G06F12/00 |
主分类号 |
G06F12/00 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|