发明名称 MICROPROCESSOR RESISTANT TO POWER ANALYSIS
摘要 A secure microprocessor is designed using quad-coded logic which is similar to dual-rail encoded asynchronous logic except that the '11' state propagates an alarm. The alarm signal obliterates secure data in its path. Quad-coded logic provides resilience to power glitches and single-transistor or single-wire failures. The already low data dependency of the power consumption makes power analysis attacks difficult, and they are made even more difficult by inserting random delays in data and control paths, and by a set-random-carry instruction which enables software to make a non-deterministic choice between equivalent instruction sequences. These features are particularly easy to implement well in quad-coded logic.
申请公布号 EP1252561(A2) 申请公布日期 2002.10.30
申请号 EP20010902481 申请日期 2001.01.26
申请人 ANDERSON, ROSS JOHN;MOORE, SIMON WILLIAM 发明人 ANDERSON, ROSS JOHN;MOORE, SIMON WILLIAM
分类号 G06F7/00;G06F9/30;G06F9/32;G06F21/55;G09C1/00;H03K19/173;H04L9/10;(IPC1-7):G06F1/00 主分类号 G06F7/00
代理机构 代理人
主权项
地址