发明名称 System for identifying memory requests as noncacheable or reduce cache coherence directory lookups and bus snoops
摘要 An apparatus for identifying requests to main memory as non-cacheable in a computer system with multiple processors includes a main memory, memory cache, processor and cache coherence directory all coupled to a host bridge unit (North bridge). The processor transmits requests for data to the main memory via the host bridge unit. The host bridge unit includes a cache coherence controller that implements a protocol to maintain the coherence of data stored in each of the processor caches in the computer system. A cache coherence directory is connected to the cache coherence controller. After receiving the request for data from main memory, the host bridge unit identifies requests for data to main memory as cacheable or non-cacheable. If the data is non-cacheable, then the host bridge unit does not request the cache coherence controller to perform a cache coherence directory lookup to maintain the coherence of the data.
申请公布号 US6470429(B1) 申请公布日期 2002.10.22
申请号 US20000752128 申请日期 2000.12.29
申请人 COMPAQ INFORMATION TECHNOLOGIES GROUP, L.P. 发明人 JONES PHILLIP M.;LESTER ROBERT ALLAN
分类号 G06F12/08;(IPC1-7):G06F12/00 主分类号 G06F12/08
代理机构 代理人
主权项
地址
您可能感兴趣的专利