发明名称 Sideband transfer of redundancy bits for reduction of redundant cacheline transfers
摘要 A method and apparatus are provided for reducing the number of cache line data transfers among components of a computer system, thus reducing the amount of traffic on a bus and increasing overall system performance. A sideband communication line is provided to transfer information from a source cache agent pertaining to redundant data strings occurring in a cache line to a destination cache agent. If redundant data strings occur in a cache line, the transfer of one or more portions of a cache line from the source to the destination can be canceled. Redundancy logic is provided to detect occurrences of redundant data strings located in a given cache line, generate and transfer redundancy bits when predetermined redundant data strings occur and decode redundancy bits at a destination cache agent to determine whether redundant data strings occur in subsequent cache lines to be transferred. The components benefiting from this invention can include a processor with its own on-chip L1 cache, a L2 or L3, an I/O controller or any other component that can perform cache functions. Alternative embodiments are provided of redundancy logic operating in parallel with data and instruction busses as well as redundancy logic operations occurring serially with the data and instruction busses.
申请公布号 US6467000(B1) 申请公布日期 2002.10.15
申请号 US19990411341 申请日期 1999.10.01
申请人 INTEL CORPORATION 发明人 REINDERS JAMES
分类号 G06F11/08;G06F13/40;(IPC1-7):G06F11/08 主分类号 G06F11/08
代理机构 代理人
主权项
地址