发明名称 Process for making and programming and operating a dual-bit multi-level ballistic flash memory
摘要 An fast program, ultra-high density, dual-bit, multi-level flash memory process, which can be applied to a ballistic step split gate side wall transistor, or to a ballistic planar split gate side wall transistor, which enables program operation by low voltage requirement on the floating gate during program is described. Two side wall floating gates are paired with a single word line select gate, and word lines are arranged to be perpendicular both the bit lines and control gate lines. Two adjacent memory cells on the same word line do not require an isolation region. Also, the isolation region between adjacent memory cells sharing the same bitline is defined by the minimum lithography feature, utilizing a self align fill technique. Adjacent memory cells on the same word line share bitline diffusion as well as a third poly control gate. Control gates allow program and read access to the individual floating gate. In addition to the dual-bit nature of the cell, density can be even further improved by multi-level storage. In one embodiment, the dual multi-level structure is applied to the ballistic step split gate side wall transistor. In a second embodiment, the dual multi-level structure is applied to the ballistic planar split gate side wall transistor. Both types of ballistic transistors provide fast, low voltage programming. The control gates are used to override or suppress the various threshold voltages on associated floating gates, in order to program to and read from individual floating gates. The targets for this non-volatile memory array are to provide the capabilities of high speed, low voltage programming (band width) and high density storage.
申请公布号 US2002145915(A1) 申请公布日期 2002.10.10
申请号 US20020058484 申请日期 2002.01.28
申请人 HALO LSI DESIGN & DEVICE TECHNOLOGY INC. 发明人 OGURA SEIKI;OGURA TOMOKO
分类号 G11C11/56;G11C16/04;H01L21/8247;H01L27/115;(IPC1-7):G11C11/34 主分类号 G11C11/56
代理机构 代理人
主权项
地址