发明名称 Apparatus and method for oversampling with evenly spaced samples
摘要 The architecture and the method of operation of a receiver core are described. The core performs clock and data recovery on an incoming serial data stream transmitted across a wired media, such as a chip-to-chip or card-to-card interconnect. The bit error rate and accuracy of the recovery are optimized without centering of oversampling. Further, random errors due to edge mis-tracking are minimized. The receiver utilizes a phase rotator to detect the edge position of the bits of the data stream, select the optimum data sample and generate early and late signals if the detected edge is not in the expected position. A phase locked loop provides a frequency source for the phase rotator. At least three evenly spaced samples are detected for each bit. A sample processing algorithm, preferably an adaptive behavior algorithm, is used for centering the bit edge between two of the samples.
申请公布号 US2002146084(A1) 申请公布日期 2002.10.10
申请号 US20010997587 申请日期 2001.11.28
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CRANFORD HAYDEN CLAVIE;NORMAN VERNON ROBERTS;SCHMATZ MARTIN LEO
分类号 H03L7/06;H04L7/033;(IPC1-7):H04L7/02 主分类号 H03L7/06
代理机构 代理人
主权项
地址