发明名称 Dynamic biasing techniques for low power pipeline analog to digital converters
摘要 A method and circuitry for implementing low-power analog-to-digital converters. More particularly, embodiments of the present invention provide an amplifier circuit for pipeline ADCs having multiple stages, some in sample mode, some in hold mode. The stages include residue amplifiers which include a pre-amp and a current source. The current source is turned off during the sample mode. Some embodiments include a second current source that provides a bleeder current during the sample phase so that the pre-amp remains in steady state.
申请公布号 US6462695(B1) 申请公布日期 2002.10.08
申请号 US20010945375 申请日期 2001.08.31
申请人 EXAR CORPORATION 发明人 AHUJA BHUPENDRA KUMAR;HOFFMAN ERIC GLEN
分类号 H03F3/30;H03F3/45;H03M1/00;H03M1/44;(IPC1-7):H03M1/44 主分类号 H03F3/30
代理机构 代理人
主权项
地址