发明名称 Semiconductor integrated circuit device having internal synchronizing circuit responsive to test mode signal
摘要 A test mode control circuit detects designation of a test mode in accordance with a combination of external control signals and address signals, and activates an internal period setting circuit. Internal period setting circuit generates a clock signal having a prescribed period when activated, and applies it to a control circuit. In accordance with the test mode designating signal from test mode setting circuit and the clock signal from internal period setting circuit, control circuit causes an internal address generating circuit to generate an internal address signal successively in synchronization with the clock signal, so that a word line of a memory array is selected.
申请公布号 US6462996(B2) 申请公布日期 2002.10.08
申请号 US20010943011 申请日期 2001.08.31
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 OOISHI TSUKASA
分类号 G01R31/28;G11C7/00;G11C11/21;G11C11/401;G11C11/404;G11C11/406;G11C11/407;G11C11/408;G11C19/08;G11C29/00;G11C29/06;G11C29/30;G11C29/34;G11C29/46;G11C29/56;H01L21/8242;H01L27/108;(IPC1-7):G11C7/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址