发明名称 LOW SKEW MINIMIZED CLOCK SPLITTER
摘要 A clock splitter device for forming a clock/inverted clock signal pair. The input clock signal is sent through an initial buffer stage and applied to two parts of a second stage. The second stage includes a single stage buffer and constricted inverter to provide two inverted outputs. The transistor arrangement of these two parts provides an equal delay to the two signal paths. The outputs of these two parts are sent to identical output buffers. Because the two paths have identical transistor delays, and since the metal paths on the board are arranged to have identical delays, the two paths can very low skew therebetween.
申请公布号 US2002140488(A1) 申请公布日期 2002.10.03
申请号 US20010820899 申请日期 2001.03.30
申请人 VAKIL KERSI H.;ROY WILLIAM N.;JEX JERRY G. 发明人 VAKIL KERSI H.;ROY WILLIAM N.;JEX JERRY G.
分类号 G06F1/10;H03K5/151;(IPC1-7):G06F1/04 主分类号 G06F1/10
代理机构 代理人
主权项
地址