发明名称 A METHOD OF FABRICATING A SEMICONDUCTOR DEVICE HAVING A REDUCED SIGNAL PROCESSING TIME
摘要 <p>There is provided a semiconductor device comprising an insulating layer which is partly formed of porous material, and a method for fabricating the device. A stray capacitance of adjacent wiring lines is significantly reduced by reducing the amount of material, i.e., by using porous material in the insulating layer of a metallization layer. In one embodiment, the porous layer may be fabricated separately on a further substrate and is subsequently transferred to the product wafer while the further substrate and the product wafer are appropriately aligned to each other. In this way, fabrication of complete metallization layers having a reduced dielectric constant in advance or concurrently with the product wafer carrying the MOS structure is possible. Due to the reduced capacitance of the wiring lines of the metallization layer, signal performance and/or power consumption of an integrated circuit is improved.</p>
申请公布号 EP1245045(A1) 申请公布日期 2002.10.02
申请号 EP20000952341 申请日期 2000.07.31
申请人 ADVANCED MICRO DEVICES, INC. 发明人 HORSTMANN, MANFRED;WIECZOREK, KARSTEN;BURBACH, GERT
分类号 H01L21/768;H01L23/522;(IPC1-7):H01L23/522 主分类号 H01L21/768
代理机构 代理人
主权项
地址