发明名称 Asymmetric gates for high density DRAM
摘要 A memory device structure including an array device region having one or more asymmetric gates formed therein, wherein each asymmetric gate comprises a first edge having a substantially vertical sidewall and a second edge having a polysilicon step segment, and a support device region including one or more patterned gate conductors formed therein, wherein each patterned gate conductor in the support device region includes edges having substantially vertical sidewalls. The structure may further include a circuit device region located between the array device region and the support device region, said core device region including one or more patterned gates, each gate including a polysilicon step segment on each side of the gate.
申请公布号 US6458646(B1) 申请公布日期 2002.10.01
申请号 US20000608019 申请日期 2000.06.30
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DIVAKARUNI RAMACHANDRA;ELLIS WAYNE;MANDELMAN JACK;WEYBRIGHT MARY
分类号 H01L21/336;H01L21/8242;H01L27/108;H01L29/49;(IPC1-7):H01L21/824 主分类号 H01L21/336
代理机构 代理人
主权项
地址