发明名称 Semiconductor device having scan test circuit that switches clock signal between shift mode and capture mode, and method of testing the semiconductor device
摘要 In one of a digital circuit and a semiconductor device, each having a scan chain, a clock fed to a clock input terminal of a flipflop forming the scan chain is switched between during a shift mode and during a capture mode. The time interval from the last clock pulse of the clock signal selected during the shift mode to the first clock pulse of the clock signal selected during the capture mode is set to be shorter than the pulse interval (period) between adjacent pulses of the clock signal selected during the shift mode. In this arrangement, a low-speed tester operates at a substantially high speed, permitting scan-path testing to be carried out with low cost involved.
申请公布号 US2002136064(A1) 申请公布日期 2002.09.26
申请号 US20020101367 申请日期 2002.03.20
申请人 KAWASAKI MICROELECTRONICS, INC. 发明人 YOSHIYAMA MASAYUKI
分类号 G01R31/28;G01R31/3185;G11C29/14;H01L21/822;H01L27/04;(IPC1-7):G11C7/00;G11C5/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址