发明名称 Hybrid capacitor, circuit, and system
摘要 A hybrid capacitor associated with an integrated circuit package provides multiple levels of excess, off-chip capacitance to die loads. The hybrid capacitor includes a low inductance, parallel plate capacitor embedded within the package, and electrically connected to a second source of off-chip capacitance. The parallel plate capacitor is disposed underneath a die, and includes a top conductive layer, a bottom conductive layer, and a thin dielectric layer that electrically isolates the top and bottom layers. The second source of off-chip capacitance is a set of self-aligned via capacitors, and/or one or more discrete capacitors, and/or an additional parallel plate capacitor. Each of the self-aligned via capacitors is embedded within the package, and has an inner conductor and an outer conductor. The inner conductor is electrically connected to either the top or bottom conductive layer, and the outer conductor is electrically connected to the other conductive layer. The discrete capacitors are electrically connected to contacts from the conductive layers to the surface of the package. During operation, one of the conductive layers of the low inductance parallel plate capacitor provides a ground plane, while the other conductive layer provides a power plane.
申请公布号 US2002134581(A1) 申请公布日期 2002.09.26
申请号 US20020155628 申请日期 2002.05.24
申请人 INTEL CORPORATION 发明人 FIGUEROA DAVID G.;LI YUAN-LIANG;DO HUONG T.
分类号 H01L23/64;H05K1/14;H05K1/16;(IPC1-7):H05K1/16;H01G4/38;H01L29/00 主分类号 H01L23/64
代理机构 代理人
主权项
地址