发明名称 Memory device with row and column decoder circuits arranged in a checkerboard pattern under a plurality of memory arrays
摘要 The preferred embodiments described herein provide a memory device with row and column decoder circuits arranged in a checkerboard pattern under a plurality of memory arrays. In one preferred embodiment, a memory device is provided with its row decoder circuits and column decoder circuits arranged in a checkerboard pattern under a plurality of memory arrays. Because each of the row decoder and column decoder circuits is associated with the memory array above its location and an adjacent array, a denser support circuit arrangement is provided as compared to prior approaches. Other preferred embodiments are provided, and each of the preferred embodiments described herein can be used alone or in combination with one another.
申请公布号 US2002136045(A1) 申请公布日期 2002.09.26
申请号 US20010896814 申请日期 2001.06.29
申请人 SCHEUERLEIN ROY E. 发明人 SCHEUERLEIN ROY E.
分类号 G11C5/02;G11C7/06;G11C7/18;G11C8/08;G11C8/10;G11C17/18;(IPC1-7):G11C5/02 主分类号 G11C5/02
代理机构 代理人
主权项
地址