发明名称 PLL CYCLE SLIP COMPENSATION
摘要 Phase-reset circuits provide first and second frequency-divided input signals to a phase/frequency detector (PFD) used in a phase-locked loop (PLL). The phase-reset circuits receive first and second input signals, with the first input signal usually serving as a reference signal against which the PLL adjusts the second input signal. The PFD generates control signals based on the phase difference between the frequency-divided input signals. Normally, the phase-reset circuits frequency divide the first and second input signals using divisors N and M, respectively. If other circuitry detects that the PFD has missed a clock cycle in the first or second clock-divided input signals, the corresponding phase-reset circuit alters its divider so that the next clock edge on the corresponding input signal clocks through to the PFD. This causes the PFD to quickly set its affected control signal to what it would have been had the clock cycle not been missed.
申请公布号 US2002125961(A1) 申请公布日期 2002.09.12
申请号 US20010803604 申请日期 2001.03.09
申请人 JONES THERON;HOMOL DAVID 发明人 JONES THERON;HOMOL DAVID
分类号 H03L7/089;H03L7/095;H03L7/199;(IPC1-7):H03L7/085 主分类号 H03L7/089
代理机构 代理人
主权项
地址
您可能感兴趣的专利