发明名称 Digital base booster using arithmetic processor
摘要 A digital base booster (DBB) for reducing hardware by using an arithmetic processor is provided. Instead of using a conventional IIR filter having a cascade structure including a plurality of partial building blocks, the digital base booster using an arithmetic processor includes first internal data, an inputting portion, a data assigner, an arithmetic portion, and an output data storing device. The first internal data is the output data of the arithmetic portion. The inputting portion includes a plurality of multi-bit registers, thereby storing input data and the first internal data and outputting the stored data in a predetermined signal. The data assigner selects one output data from a plurality of output data of the inputting portion. The arithmetic portion performs an arithmetic operation on the output data of the data assigner and data stored in the arithmetic portion, compensates for and stores a round-off error of the data output by the operation, and outputs the first internal data. The output data storing device stores and outputs data processed in the arithmetic portion.
申请公布号 US2002126858(A1) 申请公布日期 2002.09.12
申请号 US20020044187 申请日期 2002.01.10
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 YEUM WANG-SEUP
分类号 G06F7/544;H03G5/00;H03H17/02;(IPC1-7):H03G5/00 主分类号 G06F7/544
代理机构 代理人
主权项
地址