摘要 |
An interleaved digital peak detector has multiple acquisition pipes with each pipe receiving a common input signal. Each acquisition pipe receives a common sample clock signal that is delayed through an analog delay circuit for selectively delaying the sample time of each analog-to-digital converter in the pipe. Each pipe has peak detector that receives the digitalized output from the analog-to-digital converter and accumulates maximum and minimum peak values. A programmable decimator receives the sample clock signal and a decimation value for establishing an acquisition clock by decimating the sample clock signal as a function of the decimation value to trigger a latch circuit for storing the accumulated maximum and minimum values from the peak detector. An acquisition memory stores the latched the maximum and minimum peak detector values over an acquisition interval and the maximum and minimum peak detector values from each of the acquisition pipes are compared over the acquisition interval under program control for generating a maximum and a minimum peak detector value over the acquisition interval for the acquisition pipes. |