发明名称 Memory device redundancy selection having test inputs
摘要 Memory devices having redundancy selection circuitry are adapted to introduce test input signals into the redundancy selection path. The memory devices include a redundancy selection circuit having a latch for latching an incoming redundancy match signal. The latch includes a pair of reverse-coupled inverters. The latch is further coupled to receive one or more test input signals. The latch is responsive to one or more control signals to selectively generate the latched match signal from the incoming redundancy match signal or one of the test input signals. When the latched match signal is generated from the incoming redundancy match signal, the logic level of the latched match signal is independent of the logic level of any of the test input signals. When the latched match signal is generated from one of the test input signals, the logic level of the latched match signal is independent of the logic level of the incoming redundancy match signal. Such latch circuits are useful for controlling selection of a redundant element in a memory device during testing without significantly impacting the speed path of the redundancy selection circuitry during normal operation of the memory device.
申请公布号 US6445625(B1) 申请公布日期 2002.09.03
申请号 US20000648923 申请日期 2000.08.25
申请人 MICRON TECHNOLOGY, INC. 发明人 ABEDIFARD EBRAHIM
分类号 G11C29/00;G11C29/24;(IPC1-7):G11C7/00 主分类号 G11C29/00
代理机构 代理人
主权项
地址