发明名称 Method and apparatus for vertically locking input and output signals
摘要 This invention describes a method and apparatus for vertically locking input and output video frame rates. The output vertical sync pulse is locked in phase with the input vertical sync pulse, regardless of the input format and frequency. The output resolution, horizontal refresh rate, and delay are all user selectable. Two Phase Locked Loops are connected in series to achieve vertical lock between the input and output frames. Locking the vertical sync pulses between the input and output frames will eliminate mixing of pixels from different input frames in one output frame. The first Phase Locked Loop generates the output pixel clock required to satisfy the user's display preferences but may not precisely represent the desired output pixel clock required for frame locking because current Phase Locked Loops use integer dividers. A second Phase Locked Loop adjusts its output, which is the reference frequency to the first Phase Locked Loop, until a lock is achieved. A free running oscillator measures the frequency of the incoming video and sends its output to a micro-controller that computes the divider required in the Phase Locked Loop based on user selected output resolution. The user may also adjust the delay between the vertical input and output video frames.
申请公布号 US6441658(B1) 申请公布日期 2002.08.27
申请号 US20010930749 申请日期 2001.08.14
申请人 RGB SYSTEMS, INC. 发明人 TARACI BRIAN RICHARD;TRUONG DUY DUC
分类号 H04N5/04;G09G5/00;G09G5/18;G09G5/391;H03L7/23;H04N5/06;H04N5/12;H04N5/268;H04N5/44;H04N5/46;H04N5/74;H04N7/10;H04N9/64;(IPC1-7):H03L7/06 主分类号 H04N5/04
代理机构 代理人
主权项
地址