发明名称 Phase-locked loop or delay-locked loop circuitry for programmable logic devices
摘要 A programmable logic device is provided with phase-locked loop ("PLL") or delay-locked loop ("DLL") circuitry in which the feedback loop circuitry substantially parallels and duplicates a portion of the clock signal distribution network on the device that receives the main PLL/DLL output signal. In this way the distributed feedback loop circuit more readily provides a substantially exact match for the distributed delay experienced by the signal propagating through the clock signal distribution network that the PLL/DLL circuitry serves.
申请公布号 US6437650(B1) 申请公布日期 2002.08.20
申请号 US20010855865 申请日期 2001.05.15
申请人 ALTERA CORPORATION 发明人 SUNG CHIAKANG;HUANG JOSEPH;WANG BONNIE I.;BIELBY ROBERT R. N.
分类号 G06F1/10;H03L7/081;H03L7/099;(IPC1-7):H03L7/06 主分类号 G06F1/10
代理机构 代理人
主权项
地址