发明名称 Binary counter with low power consumption
摘要 Disclosed is a novel n-bit binary counter with low power consumption, which comprises a set of half-adders for adding a "1" to an n-bit input signal, which includes a lower-order m bit component and a higher-order (n-m) bit component, and a set of D (data) flip-flops for storing outputs of the half-adders. The set of half-adders are divided into two sections, one of which is a first adder section for adding a "1" to the lower-order m bit component and the other of which is a second adder section for adding a carry signal from the first adder section to the higher-order (n-m) bit component. The set of D flip-flops are divided into two sections, one of which is a first register section to store outputs of the first adder section and the other of which is a second register section to store outputs of the second adder section. The n-bit input signal is comprised of the outputs of the first and second register sections. The novel n-bit binary counter further comprises a clock gating circuit which allows the second register section to store the outputs of the second adder section only when the carry signal of "1" is generated from the first adder section. Since D flip-flops of the second register section are not toggled until the carry signal of "1" is generated from the first -adder section.
申请公布号 US6434588(B1) 申请公布日期 2002.08.13
申请号 US19990407742 申请日期 1999.09.28
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 KIM YANG-HO;KIM YONG-CHUN;LIM KYOUNG-MOOK;JEONG SEH-WOONG
分类号 G06F7/50;G06F7/60;H03K21/00;(IPC1-7):G06F7/50 主分类号 G06F7/50
代理机构 代理人
主权项
地址