发明名称 Double-gate low power SOI active clamp network for single power supply and multiple power supply applications
摘要 A double-gated low power active clamp circuit for digital circuits includes a first double-gated MOSFET serially connected between an upper power supply voltage and an input terminal to be clamped, and a second double-gated MOSFET serially connected between a lower voltage power supply and the input terminal. The voltages at the gates of the first and second double-gated MOSFETs are held at constant reference voltages by a single or double reference circuits. The clamping action can be switched on or off. The double-gated active clamping network can be implemented with a single power supply voltage, or with multiple power supply voltages. The use of the back gates of the double-gated active clamping network enables additional clamping and ESD protection for smaller generations of transistors, such as, those having dimensions below 0.1 micron. The device is particularly suited for use with dynamic threshold double-gated silicon-on-insulator, FINFET, and bulk triple well technologies.
申请公布号 US6433609(B1) 申请公布日期 2002.08.13
申请号 US20010683105 申请日期 2001.11.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 VOLDMAN STEVEN H.
分类号 H01L27/02;H03K5/08;(IPC1-7):H03K5/08;H03L5/00 主分类号 H01L27/02
代理机构 代理人
主权项
地址