发明名称 Clock multiplexer circuit with glitchless switching
摘要 A clock routing circuit is coupled to receive a primary clock signal, a secondary clock signal, and a select signal, all of which may be asynchronous with respect to one another. When the select signal is in a first state, the clock routing circuit passes the primary clock signal as an output clock signal. When the select signal transitions to a second state, the clock routing circuit waits for the primary clock signal to transition in a predetermined direction (i.e., rising edge or falling edge). Upon detecting the transition of the primary clock signal, the clock routing circuit holds the state of the output clock signal. The clock routing circuit then waits for the secondary clock signal to transition in the predetermined direction. Upon detecting the transition of the secondary clock signal, the clock routing circuit passes the secondary clock signal as the output clock signal. By sequencing the transition between the primary clock signal and the secondary clock signal in this manner, clock signal disturbances are eliminated. In one embodiment, the predetermined direction can be selected by the user of the clock routing circuit. In another embodiment, the secondary clock signal can be replaced with a signal having a constant predetermined value, thereby causing the clock routing circuit to operate as a clock gating circuit.
申请公布号 US6429698(B1) 申请公布日期 2002.08.06
申请号 US20000563779 申请日期 2000.05.02
申请人 XILINX, INC. 发明人 YOUNG STEVEN P.
分类号 G06F1/08;H03K5/1252;(IPC1-7):H03K5/00;G06F1/06 主分类号 G06F1/08
代理机构 代理人
主权项
地址