发明名称 Memory device for constituting a memory subsystem of a data processing apparatus
摘要 In a memory device capable of processing a small amount of data in a high speed, this memory device is suitable for various sorts of systems in which a plurality of access requests for continuous addresses are mixed with each other, and are issued as irregular requests to a memory subsystem. A data array is provided in a memory device having a memory cell. This data array may be arranged as a virtual register array having an arbitrary number of arbitrary word length. The data register array is accessed by employing a virtual register number and a virtual word number, which are supplied from an external circuit provided outside the memory device. In the memory device, both the virtual register number and the virtual word number, which are supplied from the external circuit, are converted into both an absolute register number and an absolute word number by an internally-provided converting circuit so as to access the data register array. With employment of such an arrangement, the respective structures of the data register array are separately optimized with respect to different application programs, so that accessing efficiencies can be improved.
申请公布号 US6430651(B1) 申请公布日期 2002.08.06
申请号 US19990352952 申请日期 1999.07.14
申请人 HITACHI, LTD. 发明人 ISOBE TADAAKI
分类号 G06F12/02;G11C7/10;G11C8/00;(IPC1-7):G11C7/00 主分类号 G06F12/02
代理机构 代理人
主权项
地址