发明名称 VISCOUS PROTECTIVE OVERLAYERS FOR PLANARIZATION OF INTEGRATED CIRCUITS
摘要 <p>The present invention relates to the planarization of surfaces as typically encountered in the fabrication of integrated circuits, particularly copper conductors and Ta/TaN barrier layers encountered in damascene and dual damascene interconnects. The present invention describes planarization metho ds for Cu/Ta/TaN interconnects, typically making use of a viscous overlayer (13 ) tending to dwell in regions of lower surface topography (8, 9, 10), protecti ng said lower regions from etching by a combination of chemical and mechanical effects. In some embodiments, the viscous overlayer contains species that hinder removal of copper from regions of the surface in contact with the viscous layer. Such species may be a substantially saturated solution of copper ions among other additives, thereby hindering the dissolution of interconnect copper into the protective overlayer. In some embodiments of th e present invention, the viscous overlayer may be added prior to the introduction of etchant to the wafer surface, or both etchant and viscous overlayer may be introduced substantially simultaneously, typically as the wafer is spun during planarization.</p>
申请公布号 CA2435623(A1) 申请公布日期 2002.08.01
申请号 CA20022435623 申请日期 2002.01.22
申请人 HONEYWELL INTERNATIONAL INC. 发明人 MUKHERJEE, SHYAMA;DEBEAR, DONALD;LEVERT, JOSEPH
分类号 C23F1/02;C23F1/18;C23F3/06;H01L21/306;H01L21/321;H01L21/3213;H01L21/768;H01L23/532;(IPC1-7):H01L21/768 主分类号 C23F1/02
代理机构 代理人
主权项
地址